# Micro/Nanolithography, MEMS, and MOEMS

SPIEDigitalLibrary.org/jm3

## **Cost-driven mask strategies considering parametric yield, defectivity, and production volume**

Kwangok Jeong Andrew B. Kahng Christopher J. Progler



## Cost-driven mask strategies considering parametric yield, defectivity, and production volume

#### **Kwangok Jeong**

University of California at San Diego Electrical and Computer Engineering Department La Jolla, California 92093 E-mail: kjeong@vlsicad.ucsd.edu

#### Andrew B. Kahng

University of California at San Diego Electrical and Computer Engineering Department and Computer Science and Engineering Department La Jolla, California 92093

#### **Christopher J. Progler**

Photronics, Inc. Austin, Texas 78728 **Abstract.** We provide new yield-aware mask strategies to mitigate emerging variability and defectivity challenges. To address variability, we analyze critical dimension variability with respect to reticle size and its impact on parametric yield. With a cost model that incorporates mask, wafer, and processing cost, considering throughput, yield, and manufacturing volume, we assess various reticle strategies (e.g., single-layer reticle, multiple-layer reticle, and small and large size) considering field-size– dependent parametric yield. To address defectivity, we compare parametric yield due to extreme ultraviolet mask blank defects for various reticle strategies in conjunction with reticle floorplan optimizations such as shifting of the mask pattern within a mask blank to avoid defects being superposed by performance-critical patterns of a design. © 2011 Society of Photo-Optical Instrumentation Engineers (SPIE). [DOI: 10.1117/1.3633246]

Subject terms: masks; cost of ownership; critical dimension; extreme ultraviolet blank defects; yield; production volume.

Paper 11077PR received May 26, 2011; revised manuscript received Jul. 30, 2011; accepted for publication Aug. 15, 2011; published online Oct. 3, 2011.

#### 1 Introduction

Photomask cost is a highly critical issue in manufacturing. Semiconductor manufacturers have long sought costeffective photomask strategies. Multiple copies of a single layer of one project (IC) are patterned in a full-size mask blank to obtain a single-layer reticle (SLR), used in most high-volume products. In a multiproject reticle, the same layer of several different projects (ICs) is implemented on a single reticle; this allows sharing of mask costs between individual project owners. Beyond a "single-layer-per-reticle" strategy, multilayer (ML) and multiproduct strategies are also implemented on a single reticle,<sup>1</sup> and an algorithm to enable the layer placement and quality-check procedure according to a parametrized cost function is proposed.<sup>2</sup> In addition, reticle size and number of dies per reticle are other knobs that can be tweaked by manufacturers or designers.

IC manufacturing traditionally uses the maximum possible reticle size. This is commonly believed to maximize lithography tool throughput and minimize manufacturing cost. However, as reticle size increases, the mask cost (write, inspection, defect disposition, repair, etc.) also increases. For high-volume products, mask cost can be disregarded, but for low-volume products—in light of shuttle-based prototyping, design revisions and respins, market competition, and other factors—mask cost has a significant impact on overall cost per die. Also, larger reticles can result in larger critical dimension (CD) variation in silicon, leading to parametric yield loss that potentially increases manufacturing cost. Hence, a new cost model is required to comprehend reticle size-dependent cost changes.

Besides the issue of variability, defectivity [notably, mask blank defects in extreme ultraviolet lithography (EUVL)] looms as a critical issue for mask generation and product yield. EUVL uses reflective masks instead of the traditional optical transmission masks. EUVL mask blanks contain a stack of 40–50 Mo–Si alternating layers to maximize reflection at 13.5 nm wavelength. Each of these layers requires a discrete processing step; hence, defects at each layer can accumulate.<sup>3</sup> Defects in multilayer EUVL blanks are difficult to detect and cannot currently be repaired. An EUVL buried mask defect is known to cause CD change.<sup>4</sup> Such CD changes may not cause catastrophic defects in the IC product, but they can cause parametric yield loss through timing failures. Because EUVL mask blanks are not anticipated to be completely defect-free, a new reticle floorplan method is required to deal with defective mask blanks. Burns and Abbas<sup>3</sup> propose mask-pattern translation and rotation in a mask blank to avoid the placement of critical mask patterns on defects. Such freedom in reticle floorplanning also depends on reticle size.

In this paper, we compare the manufacturing cost and yield of various reticle strategies considering parametric yield changes from field size and mask defectivity. The remainder of this paper is organized as follows. Section 2 presents various reticle strategies to be discussed throughout this paper, and Sec. 3 discusses a manufacturing cost model considering mask and lithography costs, and yield. Section 4 analyzes defect-aware parametric yield for EUVL, again with various reticle strategies. Finally, Sec. 5 gives our conclusions.

#### 2 Reticle Strategies

In this section, we describe various reticle strategy assumptions underlying our cost comparison. A reticle contains one or more dies, and all dies in a reticle are printed at the same time. We study the following strategies:

- 1. *Single-layer reticle on large field (SLR-L):* traditional mask strategy. A reticle contains one processing layer for many copies of a die as shown in Fig. 1(a).
- 2. Single-layer reticle on small field (SLR-S): a reticle contains one processing layer for one or a small number of dies as shown in Fig. 1(b). Lithography

<sup>1932-5150/2011/\$25.00 © 2011</sup> SPIE



Fig. 1 Examples of mask strategies: (a) single-layer reticle on a traditional large field, (b) single-layer reticle on a small field, and (c) multilayer reticle on a large field.

throughput may be reduced, but mask cost can be reduced.

3. *Multilayer reticle (MLR) on large field:* a reticle contains multiple layers (e.g., M1, M2, etc.) of a design as shown in Fig. 1(c). When printing one layer, the other region (i.e., other layers) of the reticle is blocked. The number of reticles for a design can be reduced.

#### 3 Cost Model

SEMATECH has for many years provided guidance on mask costs and their potential effects on product cost. The 1996 SEMATECH included actual manufacturing process steps. A 2000 revision added mask-processing time to the cost model. In 2001, the mask cost-of-ownership (CoO) model was revised to reflect technology acceleration (i.e., a twoyear cycle of technology improvement, instead of the previously assumed three-year cycle). The mask set cost is obtained as the sum of costs for all masks in the set; mask set costs are rising due to the increase in individual mask cost as well as an increase in the total number of masks in a mask set. Trybula<sup>5</sup> reviewed the methodology developed at SEMATECH to ensure that projected mask costs reflect the geometries being planned. Grenon<sup>6</sup> observed that the largest mask cost improvement came from higher defect repair yields and proposed new mask cost projections considering new mask-repair technologies: improvements in a focused ion beam (FIB), nanomachining, and femtosecond laser repair. Pramanik et al.<sup>7</sup> analyzed the cost of reticle strategies based on the SEMATECH cost-of-ownership model. Although Pramanik et al.<sup>7</sup> propose the cost of mask and lithography with respect to the field size, they mainly focus on the maskgeneration cost, including mask yield and stepper cost, and do not consider the parametric yield variation of silicon dies. Our present work extends that of Pramanik et al.<sup>7</sup> by integrating the impact of field size on CD variation in the silicon wafer observed from recent 65- and 45-nm foundry data, and then reevaluating the manufacturing cost of various reticle strategies with 45-nm mask and lithography costs scaled from those of 90-nm technology.

#### 3.1 Mask-Cost Model

#### **3.1.1** 90-nm mask-cost model<sup>6</sup>

Each reticle strategy is differentiated by the number of dies per field. To represent mask cost considering the number

of dies per field, we use the following parameters:  $w_f$  field width on wafer in mm,  $h_f$  field height on wafer in mm, Mmask reduction factor (in general, 4),  $n_{row}$  number of rows of dies per field,  $n_{col}$  number of columns of dies per field,  $n_{m,vc}$  number of masks for very critical layers (e.g., 193 nm),  $n_{m,c}$  number of masks for critical layers (e.g., 248 nm),  $n_{m,nc}$ number of masks for noncritical layers (e.g., I-line), and  $n_m$ (=  $n_{m,vc} + n_{m,c} + n_{m,nc}$ ) total number of masks.

The key contributors to mask costs are time-dependent cost (i.e., mask writing/inspection time) and yield-dependent cost. Mask writing/inspection time is proportional to the mask area and the mask resolution. Mask area is calculated based on how many dies are in a mask. To reflect cost difference due to the mask resolution, scaling factors are used. The writing/inspection times of very critical and critical layers are respectively assumed to be  $4 \times$  and  $2 \times$  larger than that of noncritical layers. The combined time-dependent cost is calculated as

$$c_{\text{time}} = r_{\text{res}} T_{\min} A$$
,

where  $r_{\rm res}$  is the cost-scaling factor for mask resolution,  $T_{\rm min}$  is the writing/inspection time for noncritical layers normalized to a unit area, and A is the mask field area calculated as  $w_{\rm f}h_{\rm f}$ .

Mask yield is affected by CD ( $Y_{CD}$ ), image placement error ( $Y_{pl}$ ), random defects ( $Y_{def}$ ), and some other uncertainties ( $Y_{misc}$ ). The overall yield of a mask layer is calculated as

$$Yield = Y_{CD}Y_{pl}Y_{def}Y_{misc}.$$
 (1)

The baseline mask yields ( $Y^*$ ) with full-size reticle for 90-nm technology are assumed as  $Y^*_{CD} = 90\%$ ,  $Y^*_{pl} = 90\%$ ,  $Y^*_{def} = 80\%$ , and  $Y^*_{misc} = 90\%$ , with these values obtained from the third-year production yield of a typical 180-nm node technology. The cumulative baseline mask yield is 58% from Eq. (1). From the baseline yield values, yields for various reticle sizes are calculated, considering corner protrusion impacts p from different reticle sizes and a yield correction factor b. Corners of a square mask suffer from resist film thickness nonuniformity, which causes CD and image placement errors. Corner protrusion is the extension of a square field beyond the circular "stable region" in a mask and is proportional to the diagonal of the mask field (i.e.,  $\sqrt{w^2_f + h^2_f}$ ). The yield correction factor b is based on the idea of "buck-

The yield correction factor b is based on the idea of "bucketing" of yield-loss sources. Pramanik et al.<sup>7</sup> assume that a Table 1 90-nm mask cost from the work of Pramanik et al.<sup>7</sup>

| Mask field size (mm $\times$ mm)         | 100 × 100 | 64 × 96     | 64 × 64 | 32 × 64 | 32 × 32                |
|------------------------------------------|-----------|-------------|---------|---------|------------------------|
| Wafer field size (mm $	imes$ mm)         | 25 × 25   | 16 	imes 24 | 16 × 16 | 8 × 16  | <b>8</b> imes <b>8</b> |
| Mask die size (mm $\times$ mm)           | 32 × 32   | 32 × 32     | 32 × 32 | 32 × 32 | 32 × 32                |
| Wafer die size (mm $\times$ mm)          | 8 × 8     | 8 × 8       | 8 × 8   | 8 × 8   | 8 × 8                  |
| Number of dies in a field                | 9         | 6           | 4       | 2       | 1                      |
| Mask cost per layer (very critical) (\$) | 112,000   | 59,000      | 41,000  | 24,000  | 19,000                 |
| Mask cost per layer (critical) (\$)      | 28,000    | 20,000      | 15,000  | 11,000  | 9,000                  |
| Mask cost per layer (noncritical) (\$)   | 10,000    | 8,000       | 7,000   | 6,000   | 6,000                  |
| Mask set cost (very critical) (\$)       | 896,000   | 472,000     | 328,000 | 192,000 | 152,000                |
| Mask set cost (critical) (\$)            | 224,000   | 160,000     | 120,000 | 88,000  | 72,000                 |
| Mask set cost (noncritical) (\$)         | 120,000   | 96,000      | 84,000  | 72,000  | 72,000                 |
| Overall mask set cost (\$)               | 1,240,000 | 728,000     | 532,000 | 352,000 | 296,000                |

third of mask CD yield loss is from field-size–dependent random variation and another third from the corner protrusion effect. Each component of mask yield is then calculated from the baseline yield as

$$Y_{\rm CD} = (Y_{\rm CD}^*)^{(1+w_{\rm f}/w_{\rm f}^*+p/p^*)/b}, \quad Y_{\rm def} = (Y_{\rm def}^*)^{A/A^*},$$
  
and  $Y_{\rm pl} = (Y_{\rm pl}^*)^{p/p^*},$ 

where  $A^*$ ,  $w_f^*$ , and  $p^*$  are the area, mask field width, and corner protrusion of the 100 × 100 mm<sup>2</sup> reference mask, respectively.

From time-dependent cost and yield-dependent cost, overall mask cost is calculated. Let the calculated cost of very critical, critical, and noncritical layers in a mask set be  $c_{m,vc}$ ,  $c_{m,c}$ , and  $c_{m,nc}$ , respectively, and the number of masks for corresponding mask layers be  $n_{m,vc}$ ,  $n_{m,c}$ , and  $n_{m,nc}$ , respectively. The total mask set cost Cost<sub>maskset</sub> is calculated as

 $Cost_{maskset} = c_{m,vc}n_{m,vc} + c_{m,c}n_{m,c} + c_{m,nc}n_{m,nc}.$ 

Table 1 summarizes the 90-nm mask cost with respect to the field size shown in Table 4 of Pramanik et al.<sup>7</sup> The numbers of very critical, critical, and noncritical layers for 90 nm are assumed as 8, 8, and 12, respectively.

#### 3.1.2 Scaled 45-nm mask cost

We estimate mask set cost for 45-nm technology from the 90-nm cost model, based on the following assumptions.

- 1. Mask cost doubles at the introduction year of every technology node.
- 2. Mask cost decreases by 20% per year.

| Mask field size (mm $\times$ mm)         | 100 × 100 | 64 × 96 | 64 × 64 | 32 	imes 64 | 32 × 32 |
|------------------------------------------|-----------|---------|---------|-------------|---------|
| Mask die size (mm $\times$ mm)           | 32 × 32   | 32 × 32 | 32 × 32 | 32 × 32     | 32 × 32 |
| Number of dies in a field                | 9         | 6       | 4       | 2           | 1       |
| Mask cost per layer (very critical) (\$) | 75,162    | 39,594  | 27,515  | 16,106      | 12,751  |
| Mask cost per layer (critical) (\$)      | 18,790    | 13,422  | 10,066  | 7,382       | 6,040   |
| Mask cost per layer (noncritical) (\$)   | 6,711     | 5,369   | 4,698   | 4,027       | 4,027   |
| Mask set cost (very critical) (\$)       | 826,781   | 435,537 | 302,661 | 177,167     | 140,258 |
| Mask set cost (critical) (\$)            | 206,695   | 147,640 | 110,730 | 81,202      | 66,438  |
| Mask set cost (noncritical) (\$)         | 73,820    | 59,056  | 51,674  | 44,292      | 44,292  |
| Overall mask set cost (\$)               | 1,107,296 | 642,232 | 465,064 | 302,661     | 250,987 |

| Table 2 45 | 5-nm mask | cost scaled | from 90-nm | mask cost. |
|------------|-----------|-------------|------------|------------|
|------------|-----------|-------------|------------|------------|



Fig. 2 Mask CD variation map for a 90-nm product. (a)  $52 \times 132 \text{ mm}^2$ ; (b)  $52 \times 66 \text{ mm}^2$ ; (c)  $26 \times 66 \text{ mm}^2$ ; (d)  $26 \times 33 \text{ mm}^2$ .

- 3. The introduction years of 90, 65, and 45 nm are 2003, 2005, and 2007, respectively.
- The number of mask layers for 45 nm is 33, as predicted in the 2007 International Technology Roadmap for Semiconductors (ITRS).<sup>8</sup>
- 5. The portion of very critical, critical, and noncritical layers is equal (i.e., 11 layers for each).

These assumptions give 45-nm mask cost as  $4 \times (0.8)^{(2011-2003)}$  of 90-nm initial mask cost; the factor 4 is from the two technology generations, and the mask cost is continuously reduced by 20% per year since the 90-nm technology introduction year of 2003. Table 2 shows the calculated mask set cost for 45 nm. We observe that this cost is similar to the 90-nm mask set cost; this matches our rough

observations of mask cost trends across several recent technology nodes.

#### 3.2 Lithography Cost Model

Total manufacturing cost depends on the throughput. A smaller field is expected to cause lower throughput, because it requires a greater number of exposures. We calculate the lithography cost as a function of mask field size.

The parameters that affect lithography cost are number of exposures per wafer  $n_e$ , cost of a single exposure  $c_e$ , and number of mask layers  $n_m$ . The number of exposures is inversely proportional to the mask field size and is calculated as the total number of dies per wafer divided by the number of dies per field. Then, multiplied by the number of wafers developed



Fig. 3 Mask CD variation map for a 65-nm product. (a)  $52 \times 132 \text{ mm}^2$ ; (b)  $52 \times 66 \text{ mm}^2$ ; (c)  $26 \times 66 \text{ mm}^2$ ; (d)  $26 \times 33 \text{ mm}^2$ .



Fig. 4  $3\sigma$  CD variation (in nanometers) versus field size (in millimeters squared) for the 90-nm mask CD map in Fig. 2.

 $n_w$ , the total lithography cost Cost<sub>litho</sub> is calculated as

 $Cost_{litho} = c_{e,vc}n_{e,vc}n_{m,vc} + c_{e,c}n_{e,c}n_{m,c} + c_{e,nc}n_{e,nc}n_{m,nc},$ 

where subscripts vc, c, and nc denote very critical, critical and noncritical layers, respectively.

For 45-nm lithography cost, we study three scenarios.

- Scenario 1: Constant lithography cost. Cost of an exposure for very critical  $(c_{e,vc})$ , critical  $(c_{e,c})$ , and noncritical  $(c_{e,nc})$  layers is assumed as \$2.5, \$1.5, and \$0.5, respectively, based on 90-nm lithography cost estimation.<sup>7</sup>
- Scenario 2: Scaling by the lithography tool cost ratio. Lithography tool cost is assumed as \$40M, \$49M, and \$52M, for 45-, 32-, and 22-nm technologies. From the curve fitting of lithography tool cost with respect to technology generation, the 90-nm single-exposure tool cost is estimated as \$29M. Then, scaling 90-nm exposure cost by 1.38 (= \$40M / \$29M) gives \$3.45, \$2.07, and \$0.69 as the 45-nm exposure cost for critical, critical, and noncritical layers, respectively.
- Scenario 3: Doubling at every technology generation. We also study a pessimistic lithography cost scenario to see the impact of high lithography cost on mask strategy. The 45-nm exposure cost for very critical, critical, and noncritical layers is assumed as \$13.79, \$8.28, and \$2.76, respectively.



Fig. 6 Measurement point locations in fields from (a) Foundry A data and (b) Foundry B data.

#### **3.3** Parametric Yield Cost

In addition to the mask yield, mask size affects the parametric yield of the manufactured dies. We have analyzed how CD variation changes with respect to mask size. Figure 2(a) [respectively, Fig. 3(a)] shows mask CD variability of an example very critical layer from a 90-nm (respectively, 65-nm) industry product. The original mask size is approximately  $52 \times 132 \text{ mm}^2$  for both masks.

From the given CD measurement data, we analyze CD variations while decreasing field size, as shown in Figs. 2(b)–2(d) and 3(b)–3(d). Figures 4 and 5 show resulting  $3\sigma$  CD variations with respect to field size, for the 90 and 65-nm masks, respectively. As we decrease field size from 52 × 132 mm<sup>2</sup> to 26 × 33 mm<sup>2</sup>, the average of  $3\sigma$  CD variations of the small subfields is continuously reduced from 2.04 nm (respectively 2.21 nm) to 1.37 nm (respectively 1.77 nm) for the 90-nm (respectively 65-nm) mask. Furthermore, if we are allowed to choose the minimum CD variation field out of all subfields, then  $3\sigma$  CD variation can be reduced to 1.10 nm (resp. 1.08 nm) for a 90-nm (resp. 4 and 5.

Reduced variation in mask CD from a small-field strategy would contribute to reduced variation in electrical characteristics on the manufactured wafer. We do not have access to a unified CDU data set for both mask and wafer of a single design. However, we have been able to analyze variations of (on-wafer) electrical characteristics in two industry data sets with respect to the mask size. Our first



Fig. 5  $3\sigma$  CD variation (in nanometers) versus field size (in millimeters squared) for the 65-nm mask CD map in Fig. 3.



**Fig. 7** Field size normalized to a full-size field in the *x*-axis, versus parametric yield assuming 90% for full-size field in the *y*-axis.

| Width ( $\mu$ m) | Height ( $\mu$ m) | Area (mm <sup>2</sup> ) | Delay variation $\sigma/\mu$ (%) | Y <sub>p,90</sub> (%) | Y <sub>p,80</sub> (%) |
|------------------|-------------------|-------------------------|----------------------------------|-----------------------|-----------------------|
| 20,000           | 20,000            | 400.00                  | 2.995                            | 90.0                  | 80.0                  |
| 13,333           | 20,000            | 266.66                  | 3.126                            | 88.5                  | 78.0                  |
| 8888             | 6500              | 57.77                   | 2.749                            | 92.7                  | 83.7                  |
| 2222             | 6500              | 14.44                   | 1.897                            | 99.1                  | 95.7                  |

Table 3 Delay variation and parametric yield with respect to field size in 65-nm test chip from Foundry A.

data set consists of measured ring oscillator delay in a 65nm test chip from Foundry A. There are 14 measurement points regularly placed in a  $20 \times 20 \text{ mm}^2$  field as shown in Fig. 6(a). The number of measured fields is 36,727. From the data, we calculate delay variation  $(\sigma/\mu)$  changing the size of the sampling window to account for the impact of small field, as shown by the dotted boxes in Fig. 6(a). The size and location of a sampling window, together, determine the measurement points included. Table 3 summarizes  $\sigma/\mu$  with respect to the sampling-window height and width. Given the yield of the full-size field, we normalize the delay variation of different field sizes to that of the full-size field and calculate corresponding parametric yields. For instance, the number of standard deviations resulting in 90% yield is 1.645. The delay variation of the 400-mm<sup>2</sup> full-size field of Foundry A is 2.995 as shown in Table 3. Then, 3.126 of delay variation from the 266.66-mm<sup>2</sup> field is equivalent to 1.576  $[= 1.645 \times (2.995/3.126)]$  of the standard deviation, which gives 88.5% yield. Table 3 also shows the parametric yield assuming that the parametric yield of a full-size field is 90% and 80%, respectively. The parametric yield improves as window size decreases.

Our second data set consists of measured  $I_{d,sat}$  in a 45-nm test chip from Foundry B. There are 17 measurement points in a 23 × 31 mm<sup>2</sup> field, as shown in Fig. 6(b). We again calculate  $I_{d,sat}$  variation while changing the size of sampling the window. Table 4 summarizes  $\sigma/\mu$  of  $I_{d,sat}$  variation with respect to height and width of the sampling window. We again

assume that the yield of a full-size field is 90% (respectively 80%), then normalize delay variation of different field sizes to that of the full-size field, and calculate parametric yields.

Finally, Fig. 7 shows the relationship between parametric yield and field area for both data sets. From linear regression, we obtain a parametric yield model with respect to the normalized field area  $F_{area}$ . The obtained parametric yield model is reflected in the final cost model as a denominator to the lithography cost, assuming that more wafers will be processed as parametric yield decreases. The linear parametric yield model is

#### $Y_{\rm p}(F_{\rm area}) = (1 - \alpha F_{\rm area}),$

where  $\alpha$  is 0.1296 (respectively, 0.2657) when the yield of full-size mask is assumed as 90% (respectively, 80%).

#### 3.4 Overall Manufacturing Cost Comparison

Finally, the overall manufacturing cost considering parametric yield is calculated as

$$\text{Cost}_{\text{all}} = n_{\text{rebuilt}} \text{Cost}_{\text{maskset}} + \frac{\text{Cost}_{\text{litho}}}{Y_{\text{p}}},$$

where  $n_{\text{rebuilt}}$  is the number of mask sets rebuilt due to mask wearout. Note that we assume that the mask set must be rebuilt at every 86,000 exposures, which is the number of exposures for 1000 300-mm wafers with a 25 × 25 mm<sup>2</sup> full-size field. With a small field,  $n_{\text{rebuilt}}$  increases due to

Table 4 I<sub>d,sat</sub> variation and parametric yield with respect to field size in a 45-nm test chip from Foundry B.

| Width ( $\mu$ m) | Height (µm) | Area (mm <sup>2</sup> ) | $I_{ m d,sat}$ variation $\sigma/\mu$ (%) | Y <sub>p,90</sub> (%) | Y <sub>p,80</sub> (%) |
|------------------|-------------|-------------------------|-------------------------------------------|-----------------------|-----------------------|
| 22941            | 20418       | 468.42                  | 3.209                                     | 90.0                  | 80.0                  |
| 16088            | 12937       | 208.13                  | 2.945                                     | 92.7                  | 83.7                  |
| 6881             | 9239        | 63.57                   | 2.421                                     | 97.1                  | 91.0                  |
| 7548             | 8312        | 62.74                   | 1.687                                     | 99.8                  | 98.5                  |
| 6222             | 4855        | 30.20                   | 2.266                                     | 98.0                  | 93.0                  |
| 5999             | 4385        | 26.31                   | 2.368                                     | 97.4                  | 91.7                  |
| 5617             | 3698        | 20.77                   | 1.501                                     | 100.0                 | 99.4                  |
| 3640             | 2994        | 10.90                   | 2.153                                     | 98.6                  | 94.4                  |
| 2360             | 4385        | 10.35                   | 1.085                                     | 100.0                 | 100.0                 |
| 3172             | 75          | 0.24                    | 1.042                                     | 100.0                 | 100.0                 |



**Fig. 8** Overall manufacturing cost in the *y*-axis versus the number of wafers processed. Cost values are normalized to the cost of processing 10 wafers with a  $100 \times 100 \text{ mm}^2$  field. (a) Scenario 1, (b) Scenario 2, and (c) Scenario 3.

the increase in the number of exposures per wafer. For instance, for the smallest mask size (=  $32 \times 32 \text{ mm}^2 \text{ mask}$ ) in Table 1 (Column 6), the number of exposures per wafer is 774. When the number of wafers processed exceeds 111 (= 86,000 / 774), the mask set needs to be rebuilt.

Figure 8 shows overall manufacturing cost with respect to the varying number of dies per field, as the number of wafers processed is increased. This comparison assumes 90% parametric yield for a full-size field. All values are normalized to the cost of processing 10 wafers with a  $100 \times 100 \text{ mm}^2$  field.

For Scenario 1 [shown in Fig. 8(a)], we can observe that when there are <100 wafers, fewer dies per field can have lower cost than the full-size field (i.e., nine dies per field) case: up to 20 wafers, two dies per field has the best cost; between 20 and 40 wafers, four dies per field has the best cost; and between 50 wafers and 100 wafers, six dies per field has the best cost. The benefit of a small-size field (i.e., SLR) is reduced as the lithography cost increases. This is seen in Figs. 8(b) and 8(c): For Scenario 2, the full-size field has the best cost when >70 wafers are processed; and for Scenario 3, the full-size field has the best cost when >10 wafers are processed.

#### 4 Reticle Strategies for Extreme Ultraviolet Light

In this section, we compare parametric yield due to EUVL mask defects for various reticle strategies.

#### 4.1 Defect-Aware Parametric Yield Calculation

To calculate the defect-aware parametric yield, we first randomly distribute defects on a mask blank. At the same time, we extract timing-critical regions from a design using signoff timing analysis and placement information. We then check whether any defect in a mask blank overlaps with any timingcritical region. The overlapping of defects and timing-critical regions varies with respect to the reticle strategy and the location of the field on a mask blank. We estimate the yield from Monte Carlo simulation.

#### 4.1.1 Assumptions

We consider the following assumptions and scenarios to calculate the defect-aware parametric yield.

Defect density and distribution. Burns and Abbas<sup>3</sup> assume 10–55 defects per mask; Van den Heuvel et al.<sup>9</sup> use a mask with 0.72 known defects/cm<sup>2</sup> in their experiments, and find ~200 defects from inspection. Early EUVL mask blanks contain thousands of defects. With steady improvements in blank generation, the detectable defect count, with first-generation mask-blank inspection tools limited to detecting an 80-nm defect size, is reduced to hundreds in 2007. However, the number of defects increases again by more than an order of magnitude when the detectable defect size is reduced from 80 to 50 nm by advances in mask-blank inspection technology.<sup>3</sup> Among the detectable defects, defects

| Field size (1×) (cm × cm) | No. Defects per mask blank | Mask blank size (4×) (cm × cm) | Defect density (/cm <sup>2</sup> ) in a mask blank (4 $\times$ ) |
|---------------------------|----------------------------|--------------------------------|------------------------------------------------------------------|
| 3.2 × 3.2                 | 10                         | 15.0 × 15.0                    | 0.044                                                            |
| 3.2 × 3.2                 | 50                         | 15.0 × 15.0                    | 0.222                                                            |
| 3.2 × 3.2                 | 100                        | 15.0 × 15.0                    | 0.444                                                            |
| 3.2 × 3.2                 | 500                        | 15.0 × 15.0                    | 2.222                                                            |
| 3.2 × 3.2                 | 1000                       | 15.0 × 15.0                    | 4.444                                                            |
| 3.2 × 3.2                 | 5000                       | 15.0 × 15.0                    | 22.222                                                           |

Table 5 Defect density in our experiments.

| Height (nm) | $\Delta L$ (nm) | $\Delta T$ (ps) |
|-------------|-----------------|-----------------|
| 1           | 1.03            | 2.00            |
| 2           | 3.06            | 5.87            |
| 4           | 7.11            | 13.41           |
| 8           | 15.22           | 28.27           |
| -           |                 |                 |

**Table 6** Surface defect height, CD variation ( $\Delta L$ ), and resulting timing variation ( $\Delta T$ ) from a 45-nm open-source design kit.

that change feature size by >10% are regarded as critical defects in the ITRS.<sup>8</sup> Burns and Abbas<sup>3</sup> assume defect size of 146–3690 nm in their defect-avoiding mask alignments, while the ITRS specifies that the critical defect size for EUVL masks is 41 nm in 2009 and reduces to 16 nm in 2024.<sup>8</sup>

Our experiments focus on the substrate defects which are the majority (e.g., 75% in Rastegar<sup>10</sup>) of EUVL mask defects. These substrate defects are randomly placed in a typical 152  $\times$  152 mm<sup>2</sup> mask blank. Our test design has 8  $\times$  8 mm<sup>2</sup> area, and we assume that 16 (4 $\times$ 4) dies can be fit into the full-size reticle. The defect density in our experiments is summarized in Table 5. Up to 2.222 defects/cm<sup>2</sup> in a mask blank in Table 5 may be realistic, but we also examine much larger defect densities to account for future inspection technology improvements and/or early stages of technology introduction.

For a given defect density, we distribute the defects in the following two ways:

- 1. *Uniform random*. The number of defects per mask blank is calculated from the given defect density, and defect location coordinates are determined by uniformly random number generation between 0 and mask blank size in *x* and *y*, respectively.
- 2. Decentered Gaussian. The number of defects per mask blank is calculated from the given defect density, and defect locations are sampled from a decentered Gaussian distribution. The decentered Gaussian distributions: for x (y) coordinates, one mean is located at the left (bottom) boundary of the mask blank and the other mean at the right (top) boundary of the mask blank. We take 1/6 of the mask blank width (height) as the  $\sigma$  of the Gaussian distribution.

Defect and impact on circuit timing. Clifford and Neureuther<sup>4</sup> show that square defects at the substrate with widths varying from 60 to 90 nm all result in around 50–60-nm width defects at the final ML surface with heights varying from 1.5 to 5.5 nm. They also show that CD varies mainly with the defect height at the top of the ML surface. We calculate CD variation ( $\Delta L$ ) from a range of reasonable surface defect heights (i.e., 1–8 nm), based on the CD variation model of Clifford and Neureuther.<sup>4</sup> Table 6 summarizes the defect heights assumed in our experiments and their respective impacts on CD and timing. To quantify the impact on timing, we measure delay variation ( $\Delta T$ ) from a nominal worst-case delay of a most frequently used cell (i.e., twoinput NAND gate) in our test-case with respect to transistor gate length, using a 45-nm open-source design kit.<sup>11</sup> From the delay variation due to defects, we can estimate parametric yield. When a defect is located on a timing-critical cell whose slack is less than  $\Delta T$  of the defect, the die will fail due to timing errors and be counted as a yield loss. [We ignore the fact that multiple defects on a timing path (i.e., the sum of timing variations from multiple defects) can cause a timing failure.]

*Reticle strategies.* We consider various reticle strategies as illustrated in Fig. 9: Case 1: SLR-L; Case 2-A: MLR, defects on every layer (i.e., region) have the same impact on timing; Case 2-B: MLR, defects only on critical layers (e.g., poly) affect timing; Case 3-A: SLR-S, mask location is selected randomly in a 2-D lattice of available locations in a mask blank; Case 3-B: SLR-S, with mask generated at the lowest defect-density region in a 2-D lattice of available locations in a mask blank; and Case 4: SLR-S, with mask generated at the lowest defect-density region with no restriction in the location. Case 3-B maximizes the number of available masks per mask blank (e.g., nine fields), but Case 4 may not.

Intuitively, one can expect that Case 1 and Case 2-A should have the same yield when all layers have the same sensitivity to defects, because overall yield is a cumulative yield of all layers for both cases. Cases 1 and 2-B should have the same yield when only one critical layer (e.g., poly) is sensitive to defects. In both cases, yield only depends on the yield of the critical layer. In addition, Cases 2-B and 3-A should have the same yield, because both cases use the same region in the mask blank. Clearly, Case 4 will have a better yield than Case 3-B because Case 4 has no constraints for the location of the mask. Case 3-B will have a better yield than Case 3-A because Case 3-B can be the region with the lowest defect density out of nine available regions in a mask blank. Hence, assuming that only defects on critical layers have impact, there are four distinct cases: Cases 1, 2-B, 3-B, and 4.

#### 4.1.2 Yield Calculation

We calculate timing-critical regions in a design from a signoff static timing analysis. We find a list of timing-critical cells whose timing slack is less than the timing variation due to defects ( $\Delta T$ ) and obtain a list of bounding boxes of timing-critical cells from placement information [e.g., design exchange format (DEF)<sup>12</sup>]. Using the timing-critical regions in a die and randomly placed defect regions in a mask blank, we check whether any defect region overlaps with any timingcritical regions of dies in a field. If there is an overlap, then the die is regarded as failed. This geometric manipulation reduces the simulation time required to perform actual timing analysis with defect-induced linewidth variation.

We note that Case 4 shows zero yield loss with the reasonable defect densities that we assumed. Although Case 4 can have a yield loss with very high defect densities, the runtime for the overlap checking increases excessively. Hence, for Case 4, we calculate a lower bound for defect density, which incurs a yield loss, instead of performing the overlap checking.

To calculate a lower bound of defect density, we define the following sets of regions:  $S_C$ : set of timing-critical regions in a field, list of bounding boxes of timing-critical cells that would result in parametric failure when intersecting with defect locations;  $S_F$ : set of forbidden regions in a mask blank,



Fig. 9 Reticle strategies: (a) SLR-L, (b) MLR with same weight for all layers in top and different weights for different layers in bottom, (c) SLR-S with random location in top left and lowest defect location in a gridded mask blank in bottom left, and with optimal location in right.

where mask origin should not be located, to avoid overlap of defect regions with  $S_{\rm C}$ ;  $S_{\rm P}$ : set of feasible regions in a mask blank, where mask origin can be located with no overlaps between  $S_{\rm F}$  and  $S_{\rm C}$ .  $S_{\rm P}$  is calculated by subtracting  $S_{\rm F}$  from the bounding box of the entire mask blank.

Figure 10 illustrates a simple example of the forbidden region calculation for a single point defect and a timingcritical cell. When a defect p is located at  $(p_x, p_y)$  in a mask blank and there is one timing-critical region r at  $(r_x, r_y)$ with width of  $r_{\rm w}$  and height of  $r_{\rm h}$ , the mask origin should not be placed in the red region defined by the lower-left corner at  $(p_x - r_x - r_w, p_y - r_y - r_h)$  and the upper-right corner at  $(p_x - r_x, p_y - r_y)$  as shown in Fig. 10. If the mask origin is placed in the red region, then timing-critical region r must be overlapped by the defect. (For nonzero-area defects, the calculation method is similar, with the dimensions of a forbidden region expanded by the width and height of defects.) Figure 11 shows the procedure to calculate  $S_{\rm F}$  for a single defect. Each defect defines  $|S_C|$  rectangular regions in  $S_{\rm F}$ , and we iterate the procedure for all defects in the mask blank to obtain  $S_{\rm F}$ .

With a pessimistic assumption that no forbidden regions due to different defects intersect each other, the area of  $S_F$ , which is a union of all forbidden regions, is simply calculated as the area of  $S_C$  multiplied by the number of defects. As the number of defects increases, the area of  $S_F$  increases and the area of  $S_P$  decreases. When the area of  $S_F$  is equal to the area of the mask blank, the area of  $S_P$  reaches zero and Case 4 must have a yield loss regardless of the choice of the mask location. Hence, the lower bound of the number of defects is calculated as Area  $(S_{P0})/\text{Area}(S_C)$  where  $S_{P0}$  is the area of feasible region without defects.  $S_{P0}$  is calculated as (width<sub>field</sub> – width<sub>die</sub>)×(height<sub>field</sub> – height<sub>die</sub>). If the number of defects does not exceed the lower bound, then there must exist a nonempty subset of the feasible region within which a die can be located, and hence Case 4 has 100% yield.

#### **4.2** Extreme Ultraviolet Lithography Parametric Yield Comparison

We calculate parametric yield due to EUVL defects for a given number of mask sets (i.e., 1000 sets). We furthermore evaluate the parametric yield sensitivity to defect parameters,



Fig. 10 An example of forbidden region calculation for a single defect.

| <b>Procedure:</b> FORBIDDEN_REGION<br><b>Inputs:</b> defect <i>p</i> at $(p_x, p_y)$<br><b>Outputs:</b> forbidden region $S_F(p)$ |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| $S_F(p) \leftarrow \emptyset$                                                                                                     |  |  |  |
| <b>foreach</b> timing-critical region $r \in S_C$                                                                                 |  |  |  |
| calculate a defect region $f(x_1, y_1, x_2, y_2)$ by                                                                              |  |  |  |
| $x_1 \leftarrow p_x - (r_x + r_w)$                                                                                                |  |  |  |
| $y_1 \leftarrow p_y - (r_y + r_h)$                                                                                                |  |  |  |
| $x_2 \leftarrow p_x - r_x$                                                                                                        |  |  |  |
| $x_2 \leftarrow p_y - r_y$                                                                                                        |  |  |  |
| $S_F(p) \leftarrow S_F(p) \cup f$                                                                                                 |  |  |  |
| end                                                                                                                               |  |  |  |

Fig. 11 Procedure to calculate forbidden regions due to a single defect.



Fig. 12 Defect density versus yield for various reticle strategies. A 4-nm defect height and 120-nm ( $4\times$ ) defect influence distance are assumed, with defects uniformly distributed.

such as defect density d, defect height h, defect influence distance r, and defect distribution method m.

#### 4.2.1 Parametric yield versus defect density

Our first experiment compares the parametric yield changes due to defect density. For this experiment, other parameters are fixed in reasonable ranges. Defect height is assumed as 4 nm and defect influence distance is assumed as 30 nm on wafer (120 nm on reticle), which is  $2 \times$  a typical FWHM reported by Clifford and Neureuther.<sup>4</sup> Defects are assumed to have a uniform random distribution. Figure 12 compares parametric yields of various reticle strategies. Case 2-B has the worst yield, because it assumes that a possible problematic mask for a critical layer in MLR is used for all dies. Case 1 has better yield than Case 2-B, but still has a lower yield than the other two cases, because several of the dies in a field can be affected by defects. Case 4 shows perfect yield, because there is large flexibility to place a critical layer on a mask blank avoiding defects. [Note that Area  $(S_C)$  of our test case is 22,443.4  $\mu$ m<sup>2</sup> with 250 nm defect influence distance on wafer (1000 nm on reticle), and Area ( $S_{P0}$ ) is 576 mm<sup>2</sup>  $[= (32 - 8 \text{ mm})^2]$ . The lower bound of the number of defects Area  $(S_{P0})$ /Area  $(S_C)$  is 25,665. As long as the number of defects is <25,665, Case 4 has 100% yield]. Case 3 shows the second best yield. Although the yield trends are clear, we note that the differences between cases are not significant in the range of reasonable defect densities.

#### 4.2.2 Parametric yield versus defect height

Our second experiment assesses parametric yield changes due to defect height. Because defect height determines the CD variation, timing impact and, hence, the timing-critical area in a design (i.e.,  $S_C$ ) are affected. For this experiment, defect density is fixed at a reasonable range (i.e., 0.444– 2.222 defects/cm<sup>2</sup>, defect influence distance is assumed as 30 nm, and defects are assumed to have a uniform random distribution. Figure 13 compares parametric yields of various reticle strategies. We observe that parametric yield is not significantly changed due to the defect height. The reason is that the timing-critical region is relatively small compared to the entire field area, and this swamps even the assumption of a pessimistic defect height (e.g., 8 nm).



**Fig. 13** Defect height versus yield for various reticle strategies. The 0.444–2.222 defects/cm<sup>2</sup> defects are uniformly distributed, and the defect influence distance is assumed as 120 nm ( $4 \times$ ).

### **4.2.3** Parametric yield versus defect influence distance

Our third experiment assesses parametric yield impact of the defect influence distance. We examine zero-influence defect distance (i.e., point defect), a reasonable influence distance (i.e.,  $2 \times$  typical FWHM), and a very large influence distance [i.e., 1000 nm on reticle (250 nm on wafer)], with 4 nm defect height and uniform defect distribution. Note that although typical mask defect size is as small as <100 nm, the map of defect locations produced by the inspection process may not be accurate (e.g., ~500 nm resolution in *x* and *y* coordinates, respectively). Hence, the case of 1000 nm defect influence distance distance may not be overly pessimistic.

Figure 14 compares parametric yields for various reticle strategies. We see that the yield sensitivity to defect influence distance is negligibly small. For 0 and 120 nm distance, there is almost no difference. With larger defect influence (i.e., 1000 nm on reticle), yield is reduced, but the yield loss is still insignificant. This again may be attributed to the relatively small timing-critical region in a design.



Fig. 14 Defect influence distance versus yield for various reticle strategies. The 0.444–2.222 defects/cm<sup>2</sup> defects with a 4-nm height are uniformly distributed.



Fig. 15 Defect distribution methods versus yield for various reticle strategies. Defects with a 4-nm height and 120-nm (4 $\times$ ) influence distance are distributed.

#### **4.2.4** Parametric yield versus defect distribution

Finally, Fig. 15 assesses the yield difference between uniform and decentered-Gaussian defect distributions. Case4 still shows perfect yield. In addition, Case 3-B, with decentered Gaussian distribution has also show perfect yield because the center dies in 16 possible locations, having low defect probability due to the construction of the decentered Gaussian distribution. However, the worst case of Case 2-B, where field location is chosen along the boundary of the mask blank, shows a sharp yield loss. Except for Case 2-B, yield with the decentered Gaussian defect distribution is higher than yield with the uniform defect distribution.

#### **4.3** Significance of Extreme Ultraviolet Longevity Defectivity

From the experiments, our observations are summarized as follows.

- 1. As defect density increases, parametric yield decreases.
- 2. As defect height increases, parametric yield decreases.
- 3. As defect influence distance increases, parametric yield decreases.
- 4. Decentered Gaussian random distribution assumption even reduce the parametric yield loss. Especially,

when we are looking for a best location for critical layer to be placed in a mask blank, it allows lower defects density near the center of the mask blank.

These observations are fairly intuitive and support the notion that defect should be accurately identified and cleaned as much as possible to mitigate potential defect-induced parametric yield loss. Interestingly, however, our studies indicate that the parametric yield loss due to mask blank defects may not be as significant as has been recently thought by most EUVL researchers. The main reason is that in typical designs the timing-critical region that can be affected by mask blank defects is quite small relative to the entire design area. Table 7 shows the relative size of the timing-critical region of several real designs implemented in 65- and 45-nm technologies. (In Table 7, the test case used for yield calculation is based on an MPEG2 core.) Hence, as long as the relative size of the timing-critical region does not increase significantly, mask blank defectivity may not be the most critical issue for near-term EUVL adoption, and more concerns and efforts can be devoted to other technical hurdles for EUVL.

#### 5 Conclusion

We have provided new yield-aware mask strategies to mitigate emerging variability and defectivity challenges. Our study has analyzed CD variability with respect to reticle size, and quantified its impact on parametric yield. We have also integrated parametric yield, depending on field size with a cost model that incorporates mask, wafer, and processing cost-considering throughput, yield, and manufacturing volume. This enables assessment of various reticle strategies (e.g., SLR, MLR, and small and large size) considering field-size-dependent parametric yield. Another aspect of our study addresses defect-induced parametric yield in EUVL, where we assess the sensitivity of parametric yield to several defect parameters (i.e., defect density, height, distribution, and influence distance). We then compare parametric yields of various reticle strategies. Our study confirms a clear cost benefit from use of small-field reticles rather than traditional full-field reticles when the volume size is small. Furthermore, our study shows that small-size field in EUVL can have significantly higher parametric vield in light of EUVL mask-blank defectivity. Our ongoing work seeks to update the cost model for future technologies with various mask and patterning technologies [double patterning lithography (DPL), EUVL, imprint, etc.], and include more data for various design types [system on chip

**Table 7** Portion of timing-critical regions in real designs. The timing-critical area is calculated as the sum of areas of cells for which timing slack is <20 ps.

| 65 nm  |                          |                        |        | 45 nm                       |                        |
|--------|--------------------------|------------------------|--------|-----------------------------|------------------------|
| Design | Timing-critical area (%) | Source                 | Design | Timing-critical<br>area (%) | Source                 |
| MPEG2  | 1.077                    | Opencores <sup>a</sup> | AES    | 2.068                       | Opencores <sup>a</sup> |
| AES    | 1.746                    | Opencores <sup>a</sup> | JPEG   | 0.187                       | Opencores <sup>a</sup> |
| JPEG   | 0.442                    | Opencores <sup>a</sup> |        |                             |                        |

<sup>a</sup>Reference 13.

(SoC), microprocessing unit (MPU), application-specific integrated circuits (ASIC), etc.] and design sizes in order to derive realistic design-dependent defectivity requirements.

#### References

- A. Balasinski, "Multi-layer and multi-product masks: cost reduction methodology," *Proc. SPIE* 5567, 351–359 (2004).
- A. Balasinski, J. Cetin, A. B. Kahng, and X. Xu, "A procedure and program to calculate shuttle mask advantage," *Proc. SPIE* 6349, 63492B (2006)
- J. Burns and M. Abbas, "EUV mask defect mitigation through pattern placement," *Proc. SPIE* 7823, 782340 (2010).
- C. H. Clifford and A. R. Neureuther, "Smoothing based model for images of isolated buried EUV multilayer defects," *Proc. SPIE* 6921, 692119 (2008).
- W. Trybula, "A common base for mask cost of ownership," *Proc. SPIE* 5256, 318–323 (2003).
- 6. B. J. Grenon, "Mask costs, a new look," *Proc. SPIE* **6281**, 628101 (2006).
- D. Pramanik, H. H. Kamberian, C. J. Progler, M. Sanie, and D. Pinto, "Cost effective strategies for ASIC masks," *Proc. SPIE* 5043, 142–152 (2003).
- 8. International Technology Roadmap for Semiconductors (2007), http://public.itrs.net/.
- D. van den Heuvel, R. Jonckheere, J. Magana, T. Abe, T. Bret, E. Hendrickx, S. Cheng, and K. Ronse, "Natural EUV mask blank defects: evidence, timely detection, analysis and outlook," *Proc. SPIE* 7823, 78231T (2010).
- A. Rastegar, "Overcoming mask blank defects in EUV lithography," *SPIE Newsroom* (24 April 2009).
- Nangate, http://www.nangate.com/.
   Cadence Design Exchange Format, http://openeda.si2.org/projects/ lefdef/.
- 13. Opencores.org, http://www.opencores.org/.



Kwangok Jeong received his BS and MS in electrical engineering from Hanyang University, Seoul, Korea, in 1997 and 1999, respectively. He worked on the Computer-Aided Engineering Team at Samsung Electronics from 1999 to 2006. During his work at Samsung Electronics, he received three Best Paper Awards at the Samsung Technical Conference in 2001, 2002, and 2004, respectively, and an Honorable Outstanding Researcher Award in 2005. He joined the VLSI CAD Lab-

oratory at the University of California San Diego as a PhD student in 2006. His research interests include physical design and the VLSI design-manufacturing interface.



Andrew B. Kahng received his AB in applied mathematics (physics) from Harvard College and MS and PhD in computer science from the University of California San Diego (UCSD). He joined the UCLA Computer Science Department as an assistant professor in 1989, where he became associate professor in 1994 and full professor in 1998. In 2001, he joined UCSD as a professor in the CSE and ECE Departments, and served as associate chair of the UCSD CSE

Department from 2003 to 2004. He has published over 350 journal and conference papers and three books, and holds 18 issued U.S. patents. He has received NSF Research Initiation and Young Investigator Awards, and six Best Paper Awards. Since 1997, his research in IC design for manufacturability has pioneered methods for automated phase-shift mask layout, variability-aware analyses and optimizations, CMP fill synthesis, and parametric yield-driven, costdriven methodologies for chip implementation.



Christopher J. Progler is chief technology officer and vice president of Strategic Planning with Photronics Inc., a global supplier of photomasks and services for lithographic imaging. His primary responsibilities include global technology strategy, product R&D, intellectual property, and business development. He has also held a number of operations management positions, including startup of the company's newest advanced production facility. He serves on the Man-

agement Board and Technical Steering. He was recognized as a Fellow by SPIE in 2004 and served as chair of the Advanced Lithography Symposium for 2009 and 2010. He is associate editor of the *Journal of Micro/Nanolithography, MEMS, and MOEMS* and chair of the Fritz Zernike Microlithography Award Committee. He received his BS and MS in optics from the University of Rochester and PhD in electrical engineering from the University of Texas (Dallas), where he received the Distinguished Alumnus Award in 2009. He holds an extensive publication record, including numerous patents and best paper awards.